基于FPGA的UART、USB接口协议设计

EDA/PCB 时间:2012-03-13来源:网络

//clk_bps sync bps generater

reg clk_bps_r0,clk_bps_r1,clk_bps_r2;

always@(posedge clk or negedge rst_n)

begin

if(!rst_n)

begin

clk_bps_r0 = 0;

clk_bps_r1 = 0;

clk_bps_r2 = 0;

end

else

begin

if(bps_cnt1 32'h7FFF_FFFF)

clk_bps_r0 = 0;

else

clk_bps_r0 = 1;

clk_bps_r1 = clk_bps_r0;

clk_bps_r2 = clk_bps_r1;

end

end

assign clk_bps = ~clk_bps_r2 clk_bps_r1;

//------------------------------------------

//clk_smp sync receive bps generator

reg clk_smp_r0,clk_smp_r1,clk_smp_r2;

always@(posedge clk or negedge rst_n)

begin

if(!rst_n)

begin

clk_smp_r0 = 0;

clk_smp_r1 = 0;

clk_smp_r2 = 0;

end

else

begin

if(bps_cnt2 32'h7FFF_FFFF)

clk_smp_r0 = 0;

else

clk_smp_r0 = 1;

clk_smp_r1 = clk_smp_r0;

clk_smp_r2 = clk_smp_r1;

end

end

assign clk_smp = ~clk_smp_r2 clk_smp_r1;

endmodule

1 2 3 4 5

关键词: FPGA UART USB 接口

加入微信
获取电子行业最新资讯
搜索微信公众号:EEPW

或用微信扫描左侧二维码

相关文章

查看电脑版