【应用笔记】AN512:使用Stratix III器件的设计安全特性(AN 512: Using the Design Security Feature in Stratix III Devices)
上传用户:bobgeng
上传日期:2012-05-26
文件类型:PDF
文件大小:1386.42K
资料积分:0分 积分不够怎么办?
【应用笔记】AN512:使用Stratix III器件的设计安全特性(AN 512: Using the Design Security Feature in Stratix III Devices)
在如今的充满高度竞争的商业和军事环境中,对数字设计师们来说设计安全来说是一个重要的考量。
In today’s highly competitive commercial and military environments, design security is
becoming an important consideration for digital designers. As FPGAs start to play a role in
larger and more critical system components, it is ever more important to protect the designs
from unauthorized copying, reverse engineering, and tampering. Stratix® III devices address
these concerns with the ability to decrypt a configuration bitstream using the 256-bit
Advanced Encryption Standard (AES) algorithm, an industry standard encryption
algorithm. AN 512: Using the Design Security
Feature in Stratix III Devices
March 2009 AN-512-1.1
Introduction
In today’s highly competitive commercial and military environments, design security is
becoming an important consideration for digital designers. As FPGAs start to play a role in
larger and more critical system components, it is ever more important to protect the designs
from unauthorized copying, reverse engineering, and tampering. Stratix III devices address
these concerns with the ability
在如今的充满高度竞争的商业和军事环境中,对数字设计师们来说设计安全来说是一个重要的考量。
In today’s highly competitive commercial and military environments, design security is
becoming an important consideration for digital designers. As FPGAs start to play a role in
larger and more critical system components, it is ever more important to protect the designs
from unauthorized copying, reverse engineering, and tampering. Stratix® III devices address
these concerns with the ability to decrypt a configuration bitstream using the 256-bit
Advanced Encryption Standard (AES) algorithm, an industry standard encryption
algorithm. AN 512: Using the Design Security
Feature in Stratix III Devices
March 2009 AN-512-1.1
Introduction
In today’s highly competitive commercial and military environments, design security is
becoming an important consideration for digital designers. As FPGAs start to play a role in
larger and more critical system components, it is ever more important to protect the designs
from unauthorized copying, reverse engineering, and tampering. Stratix III devices address
these concerns with the ability
关键词: Altera FPGA design security secure configuration Stratix III 256-bit advanced encryption standard AES AES algorithm non-volatile key volatile key tamper protection key programming key program secure configuration flow programmer security key

加入微信
获取电子行业最新资讯
搜索微信公众号:EEPW
或用微信扫描左侧二维码